# High Accuracy Self-Configurable DLL by Frequency Range

Vazgen Melikyan, Arthur Sahakyan, Mikayel Piloyan, Armen Sahakyan, Borisav Jovanović

Abstract — An architecture of Self-configurable Delay-Locked Loop (SCDLL) by frequency range presented in this paper. The proposed architecture produces different phases of clock signal for the different frequencies in the output of DLL over PVT, which is needed to avoid clock skew and setup/hold time margins violations between the different synchronized blocks inputs. The presented architecture is self-configurable depended on input clock signal frequencies and operates by the negative feedback system. DLL is widely used in such circuits where is the actual issue to get clock signals with different phases. For example in special input/output circuits of several standards such as Universal Serial Bus (USB), Double Data Rate (DDR) and etc.

Keywords - DLL; Voltage Controled Delay Line (VCDL); Charge Pump (CP); Frequancy To Voltage Convertor (FVC); PVT

#### I. INTRODUCTION

In high speed systems and interfaces, a DLL is a digital circuit similar to a phase-locked loop (PLL), with the main difference being the absence of an internal voltage-controlled oscillator, replaced by a VCDL.

The main component of a DLL (Fig. 1) is a delay chain composed of many delay gates connected front-to-back. The input of the chain (and thus of the DLL) is connected to the clock that is to be negatively delayed. A multiplexer is connected to each stage of the delay chain; the selector of this multiplexer is automatically updated by a control circuit to produce the negative delay effect. The output of the DLL is the resulting, negatively delayed clock signal.

Ordinary DLL has the structure presented in the (Fig. 1). First stage is Phase-Frequency Detector (PFD), which compares output  $0^0$  phase shift clock signal with  $360^0$  one and produces in its output signals with pulse width appropriate phase difference.

Vazgen Melikyan, Synopsys Armenia Educational Department, E-mail: vazgenm@synopsys.com

Arthur Sahakyan, Synopsys Armenia Educational Department, E-mail: arthurs@synopsys.com

Mikayel Piloyan, Synopsys Armenia Educational Department, E-mail: micap@synopsys.com

Armen Sahakyan, State Engineering University of Armenia, E-mail: armensahakyan@gmail.com

Borisav Jovanović, Faculty of Electronic Engineering, University of Niš, Serbia



Figure 1. Main structure of DLL

Next stage is CP, which charging or discharging low-pass filter (LPF), thus generating control voltage for VCDL. Delay line produces different phases towards reference clock depended of the control voltage of CP output.



Figure 2. DLL output signals with different phases

(1) 
$$Ph_W1 = Per / 360^{\circ} (ps)$$

where Per is period of signal and Ph\_W1 is the  $1^0$  phases shift. Equation (1) shows  $1^0$  phase shift in picoseconds.

(2) 
$$MIN_Ph = Per / N (ps)$$

Proceedings of 1st International Conference on Electrical, Electronic and Computing Engineering IcETRAN 2014, Vrnjačka Banja, Serbia, June 2 – 5, 2014, ISBN 978-86-80509-70-9

pp. ELI1.4.1-4

For minimum phase shift (MIN\_Ph) calculation used equation (2). Where N is numbers of voltage controlled delay line cascades.

# II. SELF-CONFIGURABLE DELAY-LOCKED LOOP CIRCUIT ARCHITECTURE

The structure of proposed of Self-configurable Delay-Locked Loop (SCDLL) is presented in Fig. 3.



Figure 3. Proposed architecture of SCDLL

As Delay Lines can operate in some limited frequency range, so suggested circuit has different VCDLs for appropriate reference input frequencies. The selection of the VCDLs depended on the input frequencies is being implemented by control block (Fig 4), which contains 2 cascades.

First one is frequency to voltage convertor which produces analog voltages in respect of the input frequencies. Second cascade is flash analog to digital convertor (ADC) which converts gotten analog voltages to the digital codes. These codes serve as a control signals for demultiplexer (DEMUX). Depended on input digital codes DEMUX switches on a VCDL corresponding to reference frequency.



Figure 4. Control Block Structure

Designed SCDLL is operating in the frequency range between 500MHz-3GHz and taking in account the fact that FVC performs in low frequencies 40MHz-400MHz, the input stage of control block is frequency divider, which decreases reference frequency until FVC is starting to operate.

### III. OPERATION PRINCIPLE AND SELF-CONFIGUREATION

Fig.5 shows low frequency FVC structure. Divided input frequency is applied to the S2 and S3 switches. During t1 time , when input signal is in login "0", S2 switch is on and constant current charges C1 capacitance. During t2 and t3 time S2 is off, current flows to the ground through S3. When F1 signal is "1" (during t2 time), F2 is "0", so charge distributes between C1 and C2. When F2 is "1" (during t3), F1 is "0", so C2 isolated from the rest of the circuit and holds its charge safely during the second half of period (t1). In the same C1 capacitor discharges. After a few iterations output of C2 settles corresponding to the input reference frequency (4).



Figure 5. (a) Frequency to voltage convertor, (b) Timing diagrams of FVC

# (3) Vout = I\*t1/C

(4) Vout = 
$$(I/C)^*(T/2) = (I/C)^*(1/2^*f)$$

For Vout voltage calculation used (3) and (4) equations, where f is input signal frequency.



Figure 6. Operation of FVC

FVC work in 3 main operetion modes (Fig. 6). First one when initial capasitor charging during S2 switch on condition, and all others are off. Next mode begin when S4,S5 switches are on and charge distributes between 2 capacitors. And the third mode happened when initial capacitor is discharging by S1 on switch.



Figure 7. Block diagram of self-configurable method

As shown in Fig. 7, the SCDLL system consist from 2 loops. Frist one is standart PFD – CP – VCDL loop and when its lock in the outputs of VCDL generating different phases of reference clock. Seconde loop is VCDL – Control Block, which provide self-configuration selection correct VCDL depends on input reference signal frequancy.

## IV. SIMULATION RESULTS

Simulations have been performed using circuit level simulator Hspice[4] for 20 PVT corners, including SS (slow-slow), TT (typical-typical), FF (fast-fast), SF (slow-fast), FS (fast-slow) with supply voltage and temperature variations to estimate min and max frequencies (min\_freq, max\_freq) and the system lock time.

Fig. 8 shows SCDLL locking results for  $TT(55^{\circ})$  typical corner. It is seen that VCDL's outputs is going to be locked after 500ns.

The next important parameter is Locking time (LT), which shows the time when SCDLL is locked. Table 1 shows results for 3 main corners.

| Corner  | PWE      |          | Locking |
|---------|----------|----------|---------|
|         | min_freq | max_freq | time    |
| Unit    | MHz      | MHz      | ns      |
| TT(55)  | 100      | 2700     | 500     |
| FF(-40) | 100      | 3100     | 480     |
| SS(125) | 100      | 2500     | 640     |

TABLE I. SIMULATION RESULTS OF THE THREE MAIN CORNERS

Figure 8. SCDLL simulation results for TT (a), FF (b) and SS (c) corners



Figure 9. SCDLL current consumption for different frequency ranges



Figure 10. SCDLL phase error for different frequency ranges



Figure 11. SCDLL DJ (deterministic jitter) for different frequency ranges

#### V. CONCLUSIONS

Proposed SCDLL architecture provides wide working frequency range between 100Mhz-3,1GHz. It is self-configurable circuit depended on input reference frequency. As USB3 and PCI2 protocols have 5Gb/s data rate, i.e. perform with 2.5 GHz, Designed SCDLL can be used as a clock deskewer for these standards.

Ordinary DLL has bigger area than suggested SCDLL architecture, because in standard DLLs used each Delay Line

has wider frequency range than proposed one. So using control block with much more less area, this design gains in physical space and frequency range. Over PVT max frequency varies 15-24 %.

#### ACKNOWLEDGMENTS

This work was supprted by State Committee Science MES RA, in frame of the research project  $N_{\odot}$  SCS <u>13-21130</u>.

#### References

- A.S. Sahakyan, A.G. Hayrapetyan, H.H. Dingchyan, "Architecture of Self-Configurable Delay-Locked Loop by Frequency Range" Semiconductor Micro- & Nanoelectronics 9th International conference, Yerevan, Armenia, May 24-26, 2013
- Sharath Patil, S. B. Rudraswamy Kopal Gupta, Monika Bhardwaj, Prof. B. P. Singh, "Design and Analysis of CMOS Frequency to Voltage Converter using 0.35µm technology" MAY 2001
  Kai Huang, Zhikuang Cai, and Jun Yang, "A Harmonic-free and Fast-
- [3] Kai Huang, Zhikuang Cai, and Jun Yang, "A Harmonic-free and Fastlocking Delay-Locked Loop Adopting a Resettable Delay Line" Feb 2010
- [4] Ching-Che Chung and Chia-Lin Chang, "A Wide-Range All-Digital Delay-Locked Loop in 65nm CMOS Technology", Taiwan, Mar 2009
- [5] B.-G. Kim, L.-S. Kim, "A 250-MHz-2-GHz wide-range delay-locked loop," in IEEE J. Solid-State Circuits, Vol.40, pp. 1310 - 1321, Jun. 2005.
- [6] C.-C. Chung and C.-Y. Lee, "A new DLL-based approach for all-digital multiphase clock generation," in IEEE J. Solid-State Circuits, Vol. 39, pp. 469 - 475, Mar. 2004.